# **Digital Design Principles**

### Full Adder

Name: Rajkaran Singh Grewal Student No: 8882386

Email: rgrewal2386@conestogac.on.ca

## Objective:

- I use VHDL to implement simple 4-bit Full Adder.

- Set up a project in quartus || targeting your FPGA board.

#### Truth Table:



| ] | Input | Outputs     |   |              |
|---|-------|-------------|---|--------------|
| A | B     | $C_{ m in}$ | S | $C_{ m out}$ |
| 0 | 0     | 0           | 0 | 0            |
| 0 | 0     | 1           | 1 | 0            |
| 0 | 1     | 0           | 1 | 0            |
| 0 | 1     | 1           | 0 | 1            |
| 1 | 0     | 0           | 1 | 0            |
| 1 | 0     | 1           | 0 | 1            |
| 1 | 1     | 0           | 0 | 1            |
| 1 | 1     | 1           | 1 | 1            |

## VHDL Introduction:

To make the program in VHDL we will need to initialize the library and entity. Within the entity we will state the vector of 4 switch for a and b. We will also add a switch for carry in and another switch to change from half adder and full adder. For the output we will need a vector to store for the two 7-segment led, and the vector of 4 led for Sum and Carry. Within the architecture of the program, we will have a case where the state switch is checked if it's on and if it's on the code of the full adder will run and if it's not on the code for the half adder will one. If the full adder code is running the first seven segment led will light up F and the second one

will light up A. When the half adder is running the first seven segment led will light up H and the second one will light up A. The rest of the program will calculate the Sum and the Carry according to the way the half adder/ Full adder works.

### VHDL program screenshot:

```
VHDL > ≡ rgrewallab6vhdl.vhd
        library IEEE;
        use IEEE.STD LOGIC 1164.ALL;
        entity rgrewallab6vhdl is
             port(
                 A: in std_logic_vector(3 downto 0);
                 B: in std_logic_vector(3 downto 0);
                 C: in std_logic;
                 State: in std_logic;
                 Hex1: out std_logic_vector(6 downto 0);
                 Hex2: out std_logic_vector(6 downto 0);
                 Sum: out std_logic_vector(3 downto 0);
                  Carry: out std_logic_vector(3 downto 0)
        end rgrewallab6vhdl;
        architecture adder of rgrewallab6vhdl is
             signal carryin: std_logic_vector(3 downto 0);
                  process(A,B,C,State) is
                            case State is
                                      Hex1 <= "0111000";
                                      Hex2 <= "0001000";
                                      carryin(0) <= C;</pre>
                                      Sum(0) \leftarrow (A(0) XOR B(0)) XOR carryin(0);
                                      carryin(1) \leftarrow ((A(0) XOR B(0)) and carryin(0)) or (A(0) and B(0));
                                      Sum(1) \leftarrow (A(1) XOR B(1)) XOR carryin(1);
                                      carryin(2) \leftarrow ((A(1) \times B(1)) \text{ and } carryin(1)) \text{ or } (A(1) \text{ and } B(1));
                              Sum(2) \leftarrow (A(2) XOR B(2)) XOR carryin(2);
                             carryin(3) \leftarrow ((A(2) \times B(2)) \text{ and } carryin(2)) \text{ or } (A(2) \text{ and } B(2));
                             Sum(3) \Leftarrow (A(3) XOR B(3)) XOR carryin(3); Carry(0) \Leftarrow ((A(3) XOR B(3)) and carryin(3)) or (A(3) and B(3));
                          when '0' =>
                             Hex1 <= "1001000";
                             Hex2 <= "0001000";
                             Sum(0) <= A(0) XOR B(0);
                             Carry(0) <= A(0) AND B(0);
                             Sum(1) <= A(1) XOR B(1);
                             Carry(1) \leftarrow A(1) AND B(1);
                             Sum(2) \leftarrow A(2) \times B(2);
                             Carry(2) \leftarrow A(2) AND B(2);
                             Sum(3) <= A(3) XOR B(3);
                             Carry(3) <= A(3) AND B(3);
                             Sum <= "0000";
                             Carry <= "0000";
```

### VHDL compilation report:



### Pin Planner screenshot:

| <u>►</u> A[3]        | Input  | PIN_AE12 | 3A | B3A_N0 | PIN_AE12 | 2.5 V |
|----------------------|--------|----------|----|--------|----------|-------|
| <u>►</u> A[2]        | Input  | PIN_AD10 | 3A | B3A_N0 | PIN_AD10 | 2.5 V |
| <u>►</u> A[1]        | Input  | PIN_AC9  | 3A | B3A_N0 | PIN_AC9  | 2.5 V |
| <u>►</u> A[0]        | Input  | PIN_AE11 | 3A | B3A_N0 | PIN_AE11 | 2.5 V |
| <u>►</u> B[3]        | Input  | PIN_AD12 | 3A | B3A_N0 | PIN_AD12 | 2.5 V |
| <u>►</u> B[2]        | Input  | PIN_AD11 | 3A | B3A_N0 | PIN_AD11 | 2.5 V |
| <u>►</u> B[1]        | Input  | PIN_AF10 | 3A | B3A_N0 | PIN_AF10 | 2.5 V |
| <u>►</u> B[0]        | Input  | PIN_AF9  | 3A | B3A_N0 | PIN_AF9  | 2.5 V |
| <mark>⊩</mark> C     | Input  | PIN_AC12 | 3A | B3A_N0 | PIN_AC12 | 2.5 V |
| Serry[3]             | Output | PIN_V18  | 4A | B4A_N0 | PIN_V18  | 2.5 V |
| Carry[2]             | Output | PIN_V17  | 4A | B4A_N0 | PIN_V17  | 2.5 V |
| Carry[1]             | Output | PIN_W16  | 4A | B4A_N0 | PIN_W16  | 2.5 V |
| Carry[0]             | Output | PIN_V16  | 4A | B4A_N0 | PIN_V16  | 2.5 V |
| <b>≅</b> Hex1[6]     | Output | PIN_V25  | 5B | B5B_N0 | PIN_V25  | 2.5 V |
| <b>≌</b> Hex1[5]     | Output | PIN_AA28 | 5B | B5B_N0 | PIN_AA28 | 2.5 V |
| <sup>™</sup> Hex1[4] | Output | PIN_Y27  | 5B | B5B NO | PIN Y27  | 2.5 V |
| <b>≝</b> Hex1[3]     | Output | PIN_AB27 | 5B | B5B_N0 | PIN_AB27 | 2.5 V |
| <sup>™</sup> Hex1[2] | Output | PIN_AB26 | 5A | B5A_N0 | PIN_AB26 | 2.5 V |
| # Hex1[1]            | Output | PIN_AA26 | 5B | B5B_N0 | PIN_AA26 | 2.5 V |
| <b>4</b> Hex1[0]     | Output | PIN_AA25 | 5A | B5A_N0 | PIN_AA25 | 2.5 V |
| Hex2[6]              | Output | PIN_AA24 | 5A | B5A_N0 | PIN_AA24 | 2.5 V |
| <sup>™</sup> Hex2[5] | Output | PIN_Y23  | 5A | B5A_N0 | PIN_Y23  | 2.5 V |
| <sup>™</sup> Hex2[4] | Output | PIN_Y24  | 5A | B5A_N0 | PIN_Y24  | 2.5 V |
| <sup>™</sup> Hex2[3] | Output | PIN_W22  | 5A | B5A_N0 | PIN_W22  | 2.5 V |
| <sup>™</sup> Hex2[2] | Output | PIN_W24  | 5A | B5A_N0 | PIN_W24  | 2.5 V |
| Hex2[1]              | Output | PIN_V23  | 5A | B5A_N0 | PIN_V23  | 2.5 V |
| <sup>™</sup> Hex2[0] | Output | PIN_W25  | 5B | B5B_N0 | PIN_W25  | 2.5 V |
| State                | Input  | PIN_AB12 | 3A | B3A_N0 | PIN_AB12 | 2.5 V |
| Sum[3]               | Output | PIN_Y21  | 5A | B5A_N0 | PIN_Y21  | 2.5 V |
|                      | Output | PIN_W21  | 5A | B5A_N0 | PIN_W21  | 2.5 V |
| Sum[1]               | Output | PIN_W20  | 5A | B5A_N0 | PIN_W20  | 2.5 V |
| Sum[0]               | Output | PIN Y19  | 4A | B4A NO | PIN Y19  | 2.5 V |

#### Verilog introduction:

For the program in Verilog we will need to initialize the module with the parameters having we will state the vector of 4 switches for a and b. We will also add a switch for carry in and another switch to change from half adder and full adder. For the output we will need a vector to store for the two 7-segment led, and the vector of 4 led for Sum and Carry. We will have a case where the state switch is checked if it's on and if it's on the code of the full adder will run and if it's not on the code for the half adder will one. If the full adder code is running the first seven segment led will light up F and the second one will light up A. When the half adder is running the first seven segment led will light up H and the second one will light up A. The rest of the program will calculate the Sum and the Carry according to the way the half adder/ Full adder works.

.

### Verilog program screenshot:

```
module rgrewallab6verilog(input [3:0]A,
                         input C,
                         input State,
                         output reg [6:0] hex1,
output reg [6:0] hex2,
output reg[3:0] sum,
                         output reg[3:0] carry);
        reg carryin;
        reg [1:0] adder;
        always @(A,B,C,State) begin
            case(State)
                1'b1:begin
                    hex1 = 7'b0111000;
                    hex2 = 7'b0001000;
                         adder = fullAdder(A[i],B[i],carryin);
                         carryin = adder[1];
                         sum[i] = adder[0];
                     carry[0] = carryin;
                1'b0: begin
                     hex1 = 7'b1001000:
                     hex2 = 7'b0001000;
                     for(i =0;i<4;i=i+1) begin
                        adder = halfAdder(A[i],B[i]);
                         sum[i] = adder[0];
```

```
| carry[i] = adder[1]; |
| end |
| end |
| default: begin |
| sum = 4'b8000; |
| carry = 4'b8000; |
| carry = 4'b8000; |
| end |
| end |
| end |
| function [1:0] halfAdder(input A,B); |
| reg Sum = A ^ B; |
| reg Carry = A && B; |
| halfAdder[1] = Carry; |
| endfunction |
| end |
| function [1:0] fullAdder(input A,B,Carryin); |
| reg Sum = A ^ B ^ Carryin; |
| reg Sum = A ^ B & Carryin; |
| reg Carryout = (A ^ B & Carryin) | | (A && B); |
| fullAdder[0] = Sum; |
| fullAdder[0] = Sum; |
| fullAdder[0] = Carryout; |
| endfunction |
| endmodule |
| endmodule
```

### Verilog compilation report:



# Verilog pin planner screenshot:

| <b>U</b> .           |        |          |    |        |          |       |
|----------------------|--------|----------|----|--------|----------|-------|
| ► A[3]               | Input  | PIN_AE12 | 3A | B3A_N0 | PIN_AE12 | 2.5 V |
| ► A[2]               | Input  | PIN_AD10 | 3A | B3A_N0 | PIN_AD10 | 2.5 V |
| ► A[1]               | Input  | PIN_AC9  | 3A | B3A_N0 | PIN_AC9  | 2.5 V |
| ► A[0]               | Input  | PIN_AE11 | 3A | B3A_N0 | PIN_AE11 | 2.5 V |
| ► B[3]               | Input  | PIN_AD12 | 3A | B3A_N0 | PIN_AD12 | 2.5 V |
| ► B[2]               | Input  | PIN_AD11 | 3A | B3A_N0 | PIN_AD11 | 2.5 V |
| ► B[1]               | Input  | PIN_AF10 | 3A | B3A_N0 | PIN_AF10 | 2.5 V |
| ► B[0]               | Input  | PIN_AF9  | 3A | B3A_N0 | PIN_AF9  | 2.5 V |
| L C                  | Input  | PIN_AC12 | 3A | B3A_N0 | PIN_AC12 | 2.5 V |
| ⊾ State              | Input  | PIN_AB12 | 3A | B3A_N0 | PIN_AB12 | 2.5 V |
| scarry[3]            | Output | PIN_V18  | 4A | B4A_N0 | PIN_V18  | 2.5 V |
| carry[2]             | Output | PIN_V17  | 4A | B4A_N0 | PIN_V17  | 2.5 V |
| scarry[1]            | Output | PIN_W16  | 4A | B4A_N0 | PIN_W16  | 2.5 V |
| scarry[0]            | Output | PIN_V16  | 4A | B4A_N0 | PIN_V16  | 2.5 V |
| shex1[6]             | Output | PIN_V25  | 5B | B5B_N0 | PIN_V25  | 2.5 V |
| ≝ hex1[5]            | Output | PIN_AA28 | 5B | B5B_N0 | PIN_AA28 | 2.5 V |
| bex1[4]              | Output | PIN_Y27  | 5B | B5B_N0 | PIN_Y27  | 2.5 V |
| hex1[3]              | Outnut | PIN AR27 | 5R | R5R NO | PIN AR27 | 25 V  |
|                      |        |          |    |        |          |       |
| ⁴ hex1[4]            | Output | PIN_Y27  | 5B | B5B_N0 | PIN_Y27  | 2.5 V |
| hex1[3]              | Output | PIN_AB27 | 5B | B5B_N0 | PIN_AB27 | 2.5 V |
| <sup>™</sup> hex1[2] | Output | PIN_AB26 | 5A | B5A_N0 | PIN_AB26 | 2.5 V |
| hex1[1]              | Output | PIN_AA26 | 5B | B5B_N0 | PIN_AA26 | 2.5 V |
| <sup>™</sup> hex1[0] | Output | PIN_AA25 | 5A | B5A_N0 | PIN_AA25 | 2.5 V |
| hex2[6]              | Output | PIN_AA24 | 5A | B5A_N0 | PIN_AA24 | 2.5 V |
| hex2[5]              | Output | PIN_Y23  | 5A | B5A_N0 | PIN_Y23  | 2.5 V |
| hex2[4]              | Output | PIN_Y24  | 5A | B5A_N0 | PIN_Y24  | 2.5 V |
| hex2[3]              | Output | PIN_W22  | 5A | B5A_N0 | PIN_W22  | 2.5 V |
| ¾ hex2[2]            | Output | PIN_W24  | 5A | B5A_N0 | PIN_W24  | 2.5 V |
| hex2[1]              | Output | PIN_V23  | 5A | B5A_N0 | PIN_V23  | 2.5 V |
| ¾ hex2[0]            | Output | PIN_W25  | 5B | B5B_N0 | PIN_W25  | 2.5 V |
| sum[3]               | Output | PIN_Y21  | 5A | B5A_N0 | PIN_Y21  | 2.5 V |
| sum[2]               | Output | PIN_W21  | 5A | B5A_N0 | PIN_W21  | 2.5 V |
| sum[1]               | Output | PIN_W20  | 5A | B5A_N0 | PIN_W20  | 2.5 V |
| sum[0]               | Output | PIN_Y19  | 4A | B4A_N0 | PIN_Y19  | 2.5 V |
|                      |        |          |    |        |          |       |

## Conclusion:

Thus we can conclude that by both the programming languages we will have the led light up according to if the full adder is followed or the half adder is followed. The two seven-segment led will light up according to which state the fpga is in.